10. (a) Explain program flow mechanism techniques.

[7]

(b) Explain the concept of SIMD interconnection network. [7]

---- X ----

## Question Paper Code: 8877

BCA (Semester-III) Examination, 2021

## **COMPUTER ARCHITECTURE**

[ Paper : BCA-305 ]

Time: Three Hours]

[Maximum Marks: 70

**Note:** Answer **any five** questions of the following. All questions carry equal marks.

- 1. (a) Differentiate between RISC and CISC architecture. [7]
  - (b) Explain with an example, how effective address is calculated in different types of addressing modes? [7]
- 2. (a) Explain the concept of general register organization using proper example. [7]
  - (b) Explain all the phases of instruction cycle. [7]

8877/800

(1)

[P.T.O.]

| 3.       | (a)                                                   | What is instruction-level parallelism?        | [7]    |  |
|----------|-------------------------------------------------------|-----------------------------------------------|--------|--|
|          | (b)                                                   | Give the comparison between hardwired co      | ontrol |  |
|          |                                                       | unit and micro programmed control unit.       | [7]    |  |
| 4.       | (a)                                                   | Draw a diagram to implement ma                | nual   |  |
|          |                                                       | multiplication algorithm. Perform the         | e 2's  |  |
|          |                                                       | complement subtraction of smaller nur         | mber   |  |
|          |                                                       | (101011) from larger number (111001)          | [7]    |  |
|          | (b)                                                   | Describe in detail about associative memory.  | [7]    |  |
| 5        | (a)                                                   | Compare process and threads.                  | [7]    |  |
|          | (b)                                                   | Elaborate the concept of internal forwarding  | g and  |  |
|          |                                                       | register tagging using an appropriate example | ∋.[7]  |  |
| 6.       | Consider a pipeline having 4 phases with duration 60, |                                               |        |  |
|          | 50, 90                                                | and 80 ns. Given latch delay is 10 ns. Calcu  |        |  |
|          |                                                       |                                               | [14]   |  |
|          | (a) '                                                 | Pipeline cycle time                           |        |  |
|          | (b)                                                   | Non-pipeline execution time                   |        |  |
|          | (c)                                                   | Speed up ratio                                |        |  |
| 8877/800 |                                                       | (2)                                           |        |  |

|       | ° (d) | Pipeline time for 1000 tasks                                                     |           |
|-------|-------|----------------------------------------------------------------------------------|-----------|
|       | (e)   | Sequential time for 1000 tasks                                                   |           |
|       | (f)   | Throughput                                                                       |           |
| 7.    | (a)   | Explain 4 stage pipeline structure in deta                                       | nil, [7]  |
|       | (b)   | The stage delays in a 4 stage pipeline a 500, 400 and 300 picoseconds. The first |           |
|       |       | replaced with a functionally equivalent                                          |           |
|       |       | involving two stages with respective dela                                        |           |
|       |       | and 350 picoseconds. The throughput in                                           |           |
|       |       | of the pipeline is%.                                                             | [7]       |
| 8.    | (a)   | Explain the concept of reservation table                                         | s. Draw   |
|       |       | the same for a static and a dynamic pipe                                         | eline.[7] |
|       | (b)   | What are data hazards? Explain various                                           | ypes of   |
|       |       | data hazards using proper examples.                                              | [7]       |
| 9.    | Defin | e these using proper examples :                                                  |           |
|       | (a)   | Different types of fields that are par                                           | t of an   |
|       |       | instruction.                                                                     | [7]       |
|       | (b)   | Types of micro-operations.                                                       | [7]       |
| 8877/ | /800  | (3)                                                                              |           |